# Final Project

Logic Design Lab.
Spring 2022

Prof. Chang-Gun Lee

(cglee@snu.ac.kr)

TA. Hayeon Park

TA. Seohwan Yoo

TA. Haejoo Jeon

(rubis.ld.ta@gmail.com)

### **Contents**

- Project Overview
- Microprocessor Design
  - Data Path
  - Instruction Set Architecture
    - Formats of the entire instruction set
    - Control Signal Table
  - Interface of Microprocessor components
- Example test set : Input / Output
- Test Environment
- Project Grading

# **Project Overview**

- Implement a Simple Microprocessor in Verilog and program it on FPGA. Mimic a real computer.
- Your FPGA implementation should consist of an ALU, a control unit, a system memory, registers, and so on.
- Use the on-board 50MHz clock oscillator to create 1Hz clock (1 tick per second).

## **Computer Architecture (w/o pipeline)**



- Execute instruction and update register, data memory every clock cycle
- The 32-bit (64-bit) per memory address can be used as instruction or data
- CPU (Controller) decode instruction (load/store/add/jump/...)

# **Project Overview**

- 8-bit Microprocessor
- Instruction size : 8-bit
- Type of instructions : 4 (add, load, store, jump)
- Register size : 8-bit
- # of registers : 4
- Input : Instruction codes from external memory (TA's FPGA)
  - ✓ TA will test the result with the memory implemented in another FPGA chip. Several sets of instruction codes will be tested. Specific pin assignments between your microprocessor and instruction memory will be given.
- Output : Current value of Reg Write Data.
  - ✓ Use 7 segment displays. Display the value in **Hexadecimal**.

## Microprocessor Design – Data Path



**TA Board** 

**Your Board** 

### Microprocessor Design – ISA

#### Formats of the entire instruction set

#### (8bit processor)

\* op operation code rd destination register source register rs source register two rt immediate (constant) imm

op, rd, rs, rt unsigned value imm signed value

\* Registers (8bits)

· Program Counter(PC)

 $\cdot $s0 - $s3$ 

\* 2's complement range : -2 ~ 1

· Instruction Mem. address range: 0x00-0xFF · Data Mem.

address range: 0x00-0xFF

#### Machine Code

| CMD | Туре | Example |     |     |     |                                                                     |                            |                                    |  |
|-----|------|---------|-----|-----|-----|---------------------------------------------------------------------|----------------------------|------------------------------------|--|
|     |      | 7 6     | 5 4 | 3 2 | 1 0 |                                                                     |                            | Description                        |  |
|     | R    | ор      | rs  | rt  | rd  | Meaning<br>(Assembly Code)                                          | Meaning<br>(in C language) |                                    |  |
|     |      | ор      | rs  | rt  | imm | (Assembly Code)                                                     | (iii C laliguage)          |                                    |  |
|     | J    | ор      |     |     | imm |                                                                     |                            |                                    |  |
| add | R    | 0       | 1   | 2   | 0   | add \$s0, \$s1, \$s2   \$s0 = \$s1 + \$s2   3 operands, add with re |                            | 3 operands, add with registers     |  |
| lw  | I    | 1       | 3   | 0   | 0   | lw \$s0, 0[\$s3]                                                    | \$s0 = Mem[\$s3+0]         | transfer value from memory to reg. |  |
| SW  |      | 2       | 3   | 0   | 1   | sw \$s0, 1[\$s3]                                                    |                            | transfer value from reg. to mem.   |  |
| j   | J    | 3       |     |     | -2  | j -2                                                                | go to (next PC -2)         | jump to next PC with an offset     |  |

# Microprocessor Design – ISA

#### Control Signal Table

| Signal Name | Effect when deasserted (0)                                                                    | Effect when asserted (1)                                                                                                                  |  |  |
|-------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RegDst      | The register file destination number for the Write register comes from the rt field (bits3-2) | The register file destination number for the Write register comes from the rd field (bits1-0)                                             |  |  |
| RegWrite    | None                                                                                          | Write result to rd, rt                                                                                                                    |  |  |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2)               | The second ALU operand is the sign-extended, lower 2 bits of the instruction                                                              |  |  |
| Branch      | The PC is repaced by the output of the adder that computes the value of PC + 1                | The PC is repaced by the output of the adder that computes the branch target                                                              |  |  |
| MemRead     | None                                                                                          | Data memory contents designated by the address inp ut are put on the Read data output                                                     |  |  |
| MemWrite    | None                                                                                          | Data memory contents designated by the address inp<br>ut are replaced by the value on the Write data input                                |  |  |
| MemtoReg    | The value fed to the register Write data input comes f rom the ALU                            | The value fed to the register Write data input comes f rom the data memory                                                                |  |  |
| ALUOp       | None                                                                                          | Choose ALU operation<br>(in this project, only Add operation exists. So this sign<br>al is not effective, but is for later expandability) |  |  |

| Instruction | RegDst | RegWrite | ALUSrc | Branch | MemRead | MemWrite | MemtoReg | ALUOP |
|-------------|--------|----------|--------|--------|---------|----------|----------|-------|
| R-format    | 1      | 1        | 0      | 0      | 0       | 0        | 0        | 1     |
| lw          | 0      | 1        | 1      | 0      | 1       | 0        | 1        | 0     |
| sw          | Х      | 0        | 1      | 0      | 0       | 1        | х        | 0     |
| j           | Х      | 0        | 0      | 1      | 0       | 0        | х        | 0     |

David A. Patterson, John L. Hennessy. (2005). Computer Organization and Design (3rd ed., pp.306). Morgan Kaufmann.



#### Program Counter

Indicates the address of instructions. Initially, PC is set to start address as zero.



#### Register

- ✓ Consists of four 8-bit general purpose Registers.
- ✓ Write data to Register or output the read data from Register according to control inputs.
- ✓ Initialize register values to zero.



#### Instruction Memory

- ✓ Instruction size : 8-bit
- ✓ Type of instructions : 4 (add, load, store, jump)
- ✓ It has pre-defined instructions. Each instruction is 8-bit long. 2 MSBs are the instruction, remaining LSBs are used for different purpose. (Refer to ISA format)
- ✓ # of input ports : 8 (8-bit Instruction Address)
- ✓ # of output ports : 8 (8-bit Instruction Register)
- ✓ Assume Instruction Memory for test. Instruction Memory will be given by external memory on evaluation by TA.



#### Control Unit

- ✓ Manages the process of moving data and instruction.
- ✓ Get 2-bit operation as input and outputs 1-bit control signals (Refer to Control Signal Table)

#### ALU

- ✓ Performs add operation (don't care **overflow**)
- ✓ Two operands (such as Rs, Rt, offset of I-type instructions)



#### Data Memory

- ✓ 8-bit address, # of data : 256

  But, because of the total capacity of the FPGA we use, we will use only 32 of 8-bit registers (0x00 ~ 0x1F)
- ✓ Initialize the data memory like above. This means, when you press 'Reset' button, data should be like above.

(hint: use always block sensitive to reset signal.)



Output 7 segment display

Two 7 segment displays that show the contents of Register for Reg Write Data in

Hexadecimal.





# **Example Test Set: Input**

```
3<sup>rd</sup> instruction
                                    The actual machine instructions
                   is skiped
                                     stored in Instruction Memory
                   (jumped)
Instructions
                                                                       signed value in
                                                                       2's complement.
                             // 2'boi 2'boo 2'bio 2'boi
[1] lw $s2, 1($s0)
                                                                       Refer to ISA
                             // 2'b11 2'b00 2'b00 2'b01
                            // 2'boo 2'boo 2'boo 2'boo
 3 | add $so, $s1, $s2
                            // 2'b10 2'b10 2'b10 2'b01
[4] sw $s2, 1($s2)
                             // 2'bo1 2'bo0 2'b11 2'b01
[5] lw $s3, 1($s0)
                    Data stored in
                     Data Memory
     Data Memory
```

## **Example Test Set: Output**

#### Result

- ✓ Reg Write data in Register becomes 1 (ALU result. But don't care)
- ✓ Data Memory's memory [2] becomes 1



#### **Test Environment**

```
`timescale 1ns / 1ps
//module instruction memory
module IMEM ( instruction, Read_Address);
    output [7:0] instruction;
    input [7:0] Read_Address;
    wire [7:0] MemByte[31:0]; //32 words(bytes) of memory, just example...
   ///// Basic Operation Test Set ///
    // lw $s2, 1($s0)
    assign MemByte[0] = {2'b01, 2'b00, 2'b10, 2'b01};
    // j + 1
    assign MemByte[1] = {2'b11, 2'b00, 2'b00, 2'b01};
    // add $s0, $s1 $s2
    assign MemByte[2] = {2'b00, 2'b01, 2'b10, 2'b00};
    // sw $s2, 1($s2)
    assign MemByte[3] = {2'b10, 2'b10, 2'b10, 2'b01};
    // lw $s3, 1($s0)
    assign MemByte[4] = {2'b01, 2'b00, 2'b11, 2'b01};
    assign instruction = MemByte[Read_Address];
endmodule
```

#### **Test Environment**

Read\_Address[7:0] Instruction[7:0] Reg\_Write\_Data Reg\_Write\_Data [3:0] [7:4] 1175 1.2V AT 913A 4 94V-0 1612 CAP = 104

### **Test Environment**



## **Project Grading**

#### Report (individual) (45%)

- Explain the overall design and structure in detail
- Specify the functionality of each module in your implementation
- Verify your implementation is correct with simulation result

### Completeness (55%)

- Sets of Test Instructions (testing from basic operations to combinations of operations) will be tested
- You don't have to follow the previous slides. Any implementation is acceptable if the result is correct.
- **FPGA Submission**: right after the test.

  If the FPGAs are broken or missing, you will get the 20% penalty of your final project.

## **Project Grading**

#### Board Test Date & Time

- Class oo1 : June 13<sup>th</sup> 19:00 ~
   19:00 ~ 20:00 : Team 1 ~ 10
  - 20:00 ~ 21:00 : Team 11~20
- Class 002 : June 14<sup>th</sup> 19:00 ~
  - 19:00 ~ 20:00 : Team 1 ~ 10
  - 20:00 ~ 21:00 : Team 11~20
- Class 003 : June 15<sup>th</sup> 19:00 ~
  - 19:00 ~ 20:00 : Team 1 ~ 10
  - 20:00 ~ 21:00 : Team 11~20

(Same as the original lab session)

- Only the designated teams can be in the lab.
- Your Board should be ready in 5 minute.

## **Project Grading**

#### Report & Code Submission

Due: same as board test date, 19:00
 (Delay Policy is same as lab report)

#### File name format

```
report : LDLAB_YYMMDD_class#_team#_NAME_studentID.pdf
zip file (Verilog (.v, .ucf) files) : LDLAB_YYMMDD_class#_team#_NAME_studentID.zip
YYMMDD : lab class date
```

#### Mail format

```
Mail Name: LDLAB_YYMMDD_class#_team#_NAME_studentID Should attach report (pdf) and verilog files (zip)
```

NO PLAGIARISM(COPY)  $\rightarrow$  All Lab score will be zero point !!!

### **FAQ & Announcement**

#### Q) Can only one member of the team attend the test day?

Yes. However, please ask other members of the team for their understanding.

- We have no lab session, but QnA session via zoom.
  - Class ooi : May 30<sup>th</sup> 19:00 ~ 20:00 (Zoom ID: 912 4311 9264)
  - Class oo2 : May 31<sup>th</sup> 19:00 ~ 20:00 (Zoom ID: 947 1488 3032)
  - Class 003 : June 8<sup>th</sup> 19:00 ~ 20:00 (Zoom ID: 942 6124 0857)
- Lab score and claim schedule will be announced.
- Please return your lab materials at your locker after final project!